Clock Generators for SOC Processors: Circuits and Architectures / Edition 1

Clock Generators for SOC Processors: Circuits and Architectures / Edition 1

by Amr Fahim
ISBN-10:
1441954708
ISBN-13:
9781441954701
Pub. Date:
11/05/2010
Publisher:
Springer US
ISBN-10:
1441954708
ISBN-13:
9781441954701
Pub. Date:
11/05/2010
Publisher:
Springer US
Clock Generators for SOC Processors: Circuits and Architectures / Edition 1

Clock Generators for SOC Processors: Circuits and Architectures / Edition 1

by Amr Fahim
$109.99 Current price is , Original price is $109.99. You
$109.99 
  • SHIP THIS ITEM
    Qualifies for Free Shipping
  • PICK UP IN STORE
    Check Availability at Nearby Stores

Overview

This book examines the issue of design of fully integrated frequency synthesizers suitable for system-on-a-chip (SOC) processors. This book takes a more global design perspective in jointly examining the design space at the circuit level as well as at the architectural level. The coverage of the book is comprehensive and includes summary chapters on circuit theory as well as feedback control theory relevant to the operation of phase locked loops (PLLs). On the circuit level, the discussion includes low-voltage analog design in deep submicron digital CMOS processes, effects of supply noise, substrate noise, as well device noise. On the architectural level, the discussion includes PLL analysis using continuous-time as well as discre- time models, linear and nonlinear effects of PLL performance, and detailed analysis of locking behavior. The material then develops into detailed circuit and architectural analysis of specific clock generation blocks. This includes circuits and architectures of PLLs with high power supply noise immunity and digital PLL architectures where the loop filter is digitized. Methods of generating low-spurious sampling clocks for discrete-time analog blocks are then examined. This includes sigma-delta fractional-N PLLs, Direct Digital Synthesis (DDS) techniques and non-conventional uses of PLLs. Design for test (DFT) issues as they arise in PLLs are then discussed. This includes methods of accurately measuring jitter and built-in-self-test (BIST) techniques for PLLs.

Product Details

ISBN-13: 9781441954701
Publisher: Springer US
Publication date: 11/05/2010
Edition description: Softcover reprint of hardcover 1st ed. 2005
Pages: 246
Product dimensions: 6.10(w) x 9.25(h) x 0.02(d)

About the Author

Amr M. Fahim received his B.A.Sc, M.A.Sc, and Ph.D degrees from the University of Waterloo in Computer Engineering in 1996 and Electrical Engineering in 1997 and 2000, respectively. In 2000 he joined Qualcomm Inc., where he is currently working on the development of mixed-signal designs. He is the author of over 20 papers and 5 patents in this area, and has been a reviewer for the IEEE Journal of Solid-State Circuits and IEEE Transactions on Circuits and Systems II.

Table of Contents

Phase-Locked Loop Fundamentals.- Low-Voltage Analog Cmos Design.- Jitter Analysis in Phase-Locked Loops.- Low-Jitter PLL Architectures.- Digital PLL Design.- DSP Clock Generator Architectures.- Design for Testability in PLLs.- Clock Partitioning and Skew Control.
From the B&N Reads Blog

Customer Reviews