Designing Digital Computer Systems with Verilog / Edition 1

Designing Digital Computer Systems with Verilog / Edition 1

ISBN-10:
052182866X
ISBN-13:
9780521828666
Pub. Date:
12/02/2004
Publisher:
Cambridge University Press
ISBN-10:
052182866X
ISBN-13:
9780521828666
Pub. Date:
12/02/2004
Publisher:
Cambridge University Press
Designing Digital Computer Systems with Verilog / Edition 1

Designing Digital Computer Systems with Verilog / Edition 1

Hardcover

$64.0
Current price is , Original price is $64.0. You
$64.00 
  • SHIP THIS ITEM
    Qualifies for Free Shipping
  • PICK UP IN STORE
    Check Availability at Nearby Stores
  • SHIP THIS ITEM

    Temporarily Out of Stock Online

    Please check back later for updated availability.


Overview

Using Verilog, a leading commercial hardware description language, this text describes how to specify, design, and test a complete digital system. After a brief introduction to the Verilog language, the instruction set architecture (ISA) for the simple VeSPA (Very Small Processor Architecture) processor is defined. The remainder of the book demonstrates how both behavioral and structural models can be developed and intermingled in Verilog.

Product Details

ISBN-13: 9780521828666
Publisher: Cambridge University Press
Publication date: 12/02/2004
Edition description: New Edition
Pages: 176
Product dimensions: 7.09(w) x 10.04(h) x 0.71(d)

About the Author

DAVID LILJA received his PhD in Electrical Engineering from the University of Illinois at Urbana-Champaign. He is currently a Professor of Electrical and Computer Engineering , and a Fellow of the Minnesota Supercomputing Institute, at the University of Minnesota in Minneapolis. He also serves as a member of the graduate faculties in Computer Science and Scientific Computation, and was the founding Director of Graduate Studies for Computer Engineering. He has served on the program committees of numerous conferences and as associate editor for IEEE Transactions on Computers. David is a Senior member of the IEEE and a member of the ACM.

SACHIN SAPATNEKAR received his PhD from the University of Illinois at Urbana-Champaign. Currently, he is the Robert and Marjorie Henle Professor in the Department of Electrical and Computer Engineering at the University of Minnesota, and serves on the graduate faculty in Computer Science and Engineering. He has served as Associate Editor for several IEEE journals, a distinguished visitor for the IEEE Computer Society and a distinguished lecturer for the IEEE Circuits and Systems Society. He is a recipient of the NSF Career Award and the SRC Technical Excellence Award. He is a Fellow of the IEEE and a member of the ACM.

Table of Contents

Preface; 1. Controlling complexity; 2. A verilogical place to start; 3. Defining the instruction set architecture; 4. Algorithmic behavioral modeling; 5. Building an assembler for VeSPA; 6. Pipelining; 7. Implementation of the pipelined processor; 8. Verification; Appendix A: the VeSPA instruction set architecture (ISA); Appendix B: the VASM assembler; Index.
From the B&N Reads Blog

Customer Reviews