Intel Xeon Phi Processor High Performance Programming: Knights Landing Edition / Edition 2

Intel Xeon Phi Processor High Performance Programming: Knights Landing Edition / Edition 2

ISBN-10:
0128091940
ISBN-13:
9780128091944
Pub. Date:
06/17/2016
Publisher:
Elsevier Science
ISBN-10:
0128091940
ISBN-13:
9780128091944
Pub. Date:
06/17/2016
Publisher:
Elsevier Science
Intel Xeon Phi Processor High Performance Programming: Knights Landing Edition / Edition 2

Intel Xeon Phi Processor High Performance Programming: Knights Landing Edition / Edition 2

$59.95
Current price is , Original price is $59.95. You
$59.95 
  • SHIP THIS ITEM
    Qualifies for Free Shipping
  • PICK UP IN STORE
    Check Availability at Nearby Stores
  • SHIP THIS ITEM

    Temporarily Out of Stock Online

    Please check back later for updated availability.


Overview

Intel Xeon Phi Processor High Performance Programming is an all-in-one source of information for programming the Second-Generation Intel Xeon Phi product family also called Knights Landing. The authors provide detailed and timely Knights Landingspecific details, programming advice, and real-world examples. The authors distill their years of Xeon Phi programming experience coupled with insights from many expert customers — Intel Field Engineers, Application Engineers, and Technical Consulting Engineers — to create this authoritative book on theessentials of programming for Intel Xeon Phi products.

Intel® Xeon Phi™ Processor High-Performance Programming is useful even before you ever program a system with an Intel Xeon Phi processor. To help ensure that your applications run at maximum efficiency, the authors emphasize key techniques for programming any modern parallel computing system whether based on Intel Xeon processors, Intel Xeon Phi processors, or other high-performance microprocessors. Applying these techniques will generally increase your program performance on any system and prepareyou better for Intel Xeon Phi processors.


Product Details

ISBN-13: 9780128091944
Publisher: Elsevier Science
Publication date: 06/17/2016
Edition description: New Edition
Pages: 662
Product dimensions: 7.50(w) x 9.20(h) x 1.20(d)

About the Author

Jim Jeffers was the primary strategic planner and one of the first full-time employees on the program that became Intel ® MIC. He served as lead SW Engineering Manager on the program and formed and launched the SW development team. As the program evolved, he became the workloads (applications) and SW performance team manager. He has some of the deepest insight into the market, architecture and programming usages of the MIC product line. He has been a developer and development manager for embedded and high performance systems for close to 30 years.

James Reinders is a senior engineer who joined Intel Corporation in 1989 and has contributed to projects including the world’s first TeraFLOP supercomputer (ASCI Red), as well as compilers and architecture work for a number of Intel processors and parallel systems. James has been a driver behind the development of Intel as a major provider of software development products, and serves as their chief software evangelist. James has published numerous articles, contributed to several books and is widely interviewed on parallelism. James has managed software development groups, customer service and consulting teams, business development and marketing teams. James is sought after to keynote on parallel programming, and is the author/co-author of three books currently in print including Structured Parallel Programming, published by Morgan Kaufmann in 2012.

Avinash Sodani is the chief architect of the Knights Landing Xeon Phi Processor. He has many years of experience architecting high end processors and previously was one of the architects for the first Core(tm) processor codenamed Nehalem.

Table of Contents

Section I: Knights Landing1. Introduction2. Knights Landing overview3. Programming MCDRAM and Cluster modes4. Knights Landing architecture5. Intel Omni-Path Fabric6. µarch optimization advice

Section II: Parallel Programming7. Programming overview for Knights Landing8. Tasks and threads9. Vectorization10. Vectorization advisor11. Vectorization with SDLT12. Vectorization with AVX-512 intrinsics13. Performance libraries14. Profiling and timing15. MPI16. PGAS programming models17. Software-defined visualization18. Offload to Knights Landing19. Power analysis

Section III: Pearls20. Optimizing classical molecular dynamics in LAMMPS21. High performance seismic simulations22. Weather research and forecasting (WRF)23. N-Body simulation24. Machine learning25. Trinity workloads26. Quantum chromodynamics

What People are Saying About This

From the Publisher

Learn how to get the most out of Knights Landing, the Second Generation Intel Xeon Phi product family

From the B&N Reads Blog

Customer Reviews